Title :
The design of low-power CIFF structure second-order sigma-delta modulator
Author :
Su, Pin-Han ; Chiueh, Herming
Author_Institution :
Dept. of Electr. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
This paper presents the design and implementation of a low power sigma-delta modulator (SDM) with a standard 0.18-mum CMOS technology. A current optimization technique is utilized in proposed design to reduce the power of operational transconductance amplifier (OTA). Using a chain of Integrators with weighted feed-forward summation (CIFF) structure and optimized single-stage class-A OTA with positive feedback to minimize the power consumption, the second-order SDM achieves a SNR of 64 dB that be able to process the signal form DC to 16 KHz. The power consumption is only 18.1 uW from a 1-V supply.
Keywords :
CMOS integrated circuits; circuit feedback; low-power electronics; operational amplifiers; sigma-delta modulation; CMOS technology; SDM; chain of Integrators with weighted feed-forward summation; current optimization technique; low-power CIFF structure design; operational transconductance amplifier; positive feedback; power 18.1 muW; second-order sigma-delta modulator; single-stage class-A OTA; size 0.18 mum; voltage 1 V; CMOS technology; Delta-sigma modulation; Design optimization; Energy consumption; Feedback; Feedforward systems; Operational amplifiers; Power amplifiers; Signal processing; Transconductance;
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2009.5236077