DocumentCode :
3334257
Title :
Performance analysis of double digit decimal multiplier on various FPGA logic families
Author :
James, Rekha K. ; Jacob, K. Poulose ; Sasi, Sreela
Author_Institution :
Dept. of Comput. Sci., Cochin Univ. of Sci. & Technol., Kochi
fYear :
2009
fDate :
1-3 April 2009
Firstpage :
165
Lastpage :
170
Abstract :
Decimal multiplication is an integral part of financial, commercial, and Internet-based computations. This paper presents a novel double digit decimal multiplication (DDDM) technique that performs 2 digit multiplications simultaneously in one clock cycle. This design offers low latency and high throughput. When multiplying two n-digit operands to produce a 2n-digit product, the design has a latency of [(n/2) +1] cycles. The paper presents area and delay comparisons for 7-digit, 16-digit, 34-digit double digit decimal multipliers on different families of Xilinx, Altera, Actel and Quick Logic FPGAs. The multipliers presented can be extended to support decimal floating-point multiplication for IEEE P754 standard.
Keywords :
field programmable gate arrays; floating point arithmetic; logic design; multiplying circuits; FPGA logic family; IEEE P754 standard; decimal floating-point multiplication; decimal multiplier design; double digit decimal multiplication technique; performance analysis; Computer errors; Coprocessors; Delay; Field programmable gate arrays; Floating-point arithmetic; Hardware; Logic; Performance analysis; Product design; Throughput; Carry Save Adders; Decimal Multipliers; FPGA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2009. SPL. 5th Southern Conference on
Conference_Location :
Sao Carlos
Print_ISBN :
978-1-4244-3847-1
Type :
conf
DOI :
10.1109/SPL.2009.4914895
Filename :
4914895
Link To Document :
بازگشت