Title :
Indirect compensation techniques for three-stage CMOS op-amps
Author :
Saxena, Vishal ; Baker, R. Jacob
Abstract :
As CMOS technology continues to evolve, the supply voltages are decreasing while at the same time the transistor threshold voltages are remaining relatively constant. Making matters worse, the inherent gain available from the nano-CMOS transistors is dropping. Traditional techniques for achieving high-gain by vertically stacking (i.e. cascoding) transistors becomes less useful in nano-scale CMOS processes. Horizontal cascading (multi-stage) must be used in order to realize high-gain op-amps in low supply voltage processes. This paper discusses new design techniques for the realization of three-stage op-amps. The proposed and experimentally verified op-amps, fabricated in 500 nm CMOS, typically exhibit 30 MHz unity-gain frequency, near 100 ns transient settling and 72deg phase-margin for 500 pF load. This results in significantly higher op-amp performance metrics over the traditional op-amp designs while at the same time having smaller layout area.
Keywords :
CMOS analogue integrated circuits; VHF amplifiers; compensation; integrated circuit design; low-power electronics; nanoelectronics; operational amplifiers; frequency 30 MHz; indirect compensation technique; low-supply voltage process; nano CMOS fabrication process; size 500 nm; three-stage CMOS op-amp design; vertically stacking transistors; CMOS process; CMOS technology; Frequency; Impedance; MOS devices; MOSFETs; Operational amplifiers; Output feedback; Threshold voltage; Topology; CMOS Amplifiers; Op-amp compensation; low-voltage amplifier; nano-CMOS; three-stage op-amps;
Conference_Titel :
Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-4479-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2009.5236164