• DocumentCode
    3335429
  • Title

    Designing VLSI systolic arrays with complex processing elements

  • Author

    Zhang, C.N. ; Law, A.G. ; Rezazadeh, A.

  • Author_Institution
    Dept. of Comput. Sci., Regina Univ., Sask., Canada
  • fYear
    1991
  • fDate
    1-2 Mar 1991
  • Firstpage
    207
  • Lastpage
    212
  • Abstract
    The space-time representation approach is extended to map algorithms with complex operations into systolic arrays. Several new techniques are proposed, including algorithm refinement and hardware sharing in the processing elements of the systolic arrays. Compared to existing techniques, the proposed method provides a simple and efficient approach to reducing the complexity of the processing element design and achieving higher throughput
  • Keywords
    VLSI; logic CAD; systolic arrays; VLSI systolic arrays; algorithm refinement; complex processing elements; hardware sharing; space-time representation; Algorithm design and analysis; Computer science; Hardware; Image processing; Pipeline processing; Process design; Signal processing; Systolic arrays; Throughput; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI, 1991. Proceedings., First Great Lakes Symposium on
  • Conference_Location
    Kalamazoo, MI
  • Print_ISBN
    0-8186-2170-2
  • Type

    conf

  • DOI
    10.1109/GLSV.1991.143967
  • Filename
    143967