DocumentCode :
3336315
Title :
An integrated, multi-level synthesis system
Author :
Pangrle, Barry M. ; Hou, Pao-Po ; Owens, Robert M. ; Irwin, Mary Jane
Author_Institution :
Dept. of Comput. Sci., Pennsylvania State Univ., University Park, PA, USA
fYear :
1990
fDate :
4-7 Jun 1990
Firstpage :
167
Lastpage :
175
Abstract :
Outlines an integrated, multi-level VLSI synthesis system. First, an architectural synthesis tool is used to compile the high level behavioral specification of the target architecture into a register transfer level specification. Constraints are supplied as inputs to allow the user to selectively explore various portions of the design space. The goal is to let the user perform global design tradeoffs, while the system synthesizes the best designs that meet the user´s constraints. Once the register transfer level description has been synthesized, the data path and control path are separated and control logic synthesis is performed. Boolean library descriptions of various components which have been presynthesized with a multi-level logic synthesis tool are used to construct the data path. Finally a gate matrix module generator is used to produce layout. With the availability of these low level synthesis tools, the high level architectural system need not rely on just estimates of delay, area, and power metrics for quantifying design alternatives
Keywords :
VLSI; circuit layout CAD; logic CAD; Boolean library descriptions; architectural synthesis tool; area estimates; control logic synthesis; control path; data path; delay estimates; gate matrix module generator; global design tradeoffs; high level architectural system; high level behavioral specification; layout; low level synthesis tools; multi-level VLSI synthesis system; multi-level logic synthesis tool; power estimates; power metrics; quantifying design alternatives; register transfer level specification; user´s constraints; what-if questions; Clocks; Computer architecture; Computer science; Control system synthesis; Delay estimation; Libraries; Registers; Space exploration; Synthesizers; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1990. Shortening the Path from Specification to Prototype, First International Workshop on
Conference_Location :
Research Triangle Park, NC
Print_ISBN :
0-8186-2175-3
Type :
conf
DOI :
10.1109/IWRSP.1990.144054
Filename :
144054
Link To Document :
بازگشت