DocumentCode :
3336452
Title :
Low power folding and interpolating ADC using 0.35-µm technology
Author :
Oza, Shruti ; Devashrayee, N.M.
fYear :
2011
fDate :
8-10 Dec. 2011
Firstpage :
1
Lastpage :
7
Abstract :
Folding and Interpolating ADCs have been shown to be an effective means of digitization of high bandwidth signals at intermediate resolution. The paper focuses on design of low power Folding and Interpolating ADC using novel cascaded folding amplifier. The architecture improvements and optimization of various sub blocks are performed in the paper. The pre processing block-folding amplifier is designed to reduce power consumption and settling time. In ADC, comparators consume the major part of the total power. The converter architecture is designed with reduced number of comparators and minimum hardware. For further reduction of latency and number of comparators, folding amplifier is used in the design of coarse and fine converter both. To reduce the power consumption, encoder based on XOR-OR logic is used. The post simulation results are obtained using 0.35μm technology at 3.3V.
Keywords :
amplifiers; analogue-digital conversion; interpolation; low-power electronics; block-folding amplifier; cascaded folding amplifier; digitization; high bandwidth signals; interpolating ADC; low power folding ADC; size 0.35 mum; voltage 3.3 V; Interpolation; Layout; Low voltage; Noise measurement; Preamplifiers; Signal resolution; Simulation; Cascaded Folding Amplifier; Comparator; Encoder; Folding and Interpolating ADC; Interpolation; Low Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Engineering (NUiCONE), 2011 Nirma University International Conference on
Conference_Location :
Ahmedabad, Gujarat
Print_ISBN :
978-1-4577-2169-4
Type :
conf
DOI :
10.1109/NUiConE.2011.6153269
Filename :
6153269
Link To Document :
بازگشت