DocumentCode
3336459
Title
Basic Gate Implementation of Speed-Independendent Circuits
Author
Kondratyev, Alex ; Kishinevsky, Michael ; Lin, Bill ; Vanbekbergen, Peter ; Yakovlev, Alex
Author_Institution
The University of Aizu, Aizu-Wakamatsu, Japan
fYear
1994
fDate
6-10 June 1994
Firstpage
56
Lastpage
62
Abstract
Existing methods for synthesis of speedindependent circuits under unbounded delay model have difficulties in combining the generality of formal approach with the practicality of the implementation architectures used at the logic level. This paper presents a characteristic property of the state graph specification, called Monotonous Cover requirement, implying its hazard-free implementation within the standard structure of a two-level SOP logic and a row of latches. The overall synthesis procedure ensures satisfiability of this condition by applying the generalised state assignment approach.
Keywords
Asynchronous circuits; Circuit noise; Circuit synthesis; Delay; Hazards; Laboratories; Latches; Logic circuits; Sufficient conditions; Temperature;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 1994. 31st Conference on
ISSN
0738-100X
Print_ISBN
0-89791-653-0
Type
conf
DOI
10.1109/DAC.1994.204073
Filename
1600346
Link To Document