Title :
WTM based reordering of combine test vector & output response using Dijkstra algorithm for scan power reduction
Author :
Parmar, Harikrishna ; Ruparelia, Sheetal ; Mehta, Usha
Abstract :
Test power has become a serious problem with scan-based testing. It can lead to prohibitive test power in the process of test application. During the process of scan shifting, the states of the flip-flops are changing continually, which causes excessive switching activities. Test vector reordering for reducing scan in scan out power is one of the general goal of low power testing. In this paper Dijakstra algorithm is proposed to reorder the test vectors in an optimal manner to minimize switching activity during testing. Here, by passing the test vectors through output response a weighted transition matrix(WTM) is calculated, and then Dijkstra algorithm is applied which helps to reduce switching activities. The experimental results on ISCAS benchmark circuit proves that the proposed algorithm gives an average of 39.95% reduction in switching.
Keywords :
circuit testing; flip-flops; vectors; Dijkstra algorithm; ISCAS benchmark circuit; WTM based reordering; flip-flop; power testing; scan power reduction; scan shifting processing; scan-based testing; test vector reordering; weighted transition matrix; Hamming distance; Power dissipation; Switches; Switching circuits; Testing; Vectors; Very large scale integration; Dijkstra algorithm; Low Power Testing; Reordering; Weighted transition matrix(WTM); scan in scan out power;
Conference_Titel :
Engineering (NUiCONE), 2011 Nirma University International Conference on
Conference_Location :
Ahmedabad, Gujarat
Print_ISBN :
978-1-4577-2169-4
DOI :
10.1109/NUiConE.2011.6153276