DocumentCode :
3338108
Title :
Formal verification: a new partial order approach
Author :
Ivanov, Lubomir ; Nunna, Ramakrishna
Author_Institution :
Dept. of Comput. Sci., Iona Coll., New Rochelle, NY, USA
fYear :
1999
fDate :
1999
Firstpage :
32
Lastpage :
36
Abstract :
Verification methodologies are trying to catch up with the increasing functionality and complexity of ASICs and systems-on-chips. Traditional simulation based procedures, though vital in certain segments of the overall design, are not efficient for large scale structures. In this paper, we explore the suitability of partial orders for formal verification of hardware. We present a new partial order verification approach based on the inductively defined notion of a series-parallel poset. Series-parallel posets can be used to model the behavior of combinational and finite state machine systems. We also show how to define temporal verification properties and how to check for the satisfaction of these properties within the behavior of the system
Keywords :
application specific integrated circuits; combinational circuits; digital simulation; finite state machines; formal verification; integrated circuit design; iterative methods; logic simulation; ASICs; combinational systems; finite state machine systems; formal verification; inductively defined notion; large scale structures; partial order approach; series-parallel poset; simulation based procedures; systems-on-chips; temporal verification properties; Automata; Computational modeling; Computer science; Educational institutions; Formal verification; Hardware; Large-scale systems; Protocols; Software systems; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 1999. Proceedings. Twelfth Annual IEEE International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-5632-2
Type :
conf
DOI :
10.1109/ASIC.1999.806468
Filename :
806468
Link To Document :
بازگشت