DocumentCode :
3338382
Title :
Sequential Circuit Test Generation in a Genetic Algorithm Framework
Author :
Rudnick, Elizabeth M. ; Patel, Janak H. ; Greenstein, Gary S. ; Niermann, Thomas M.
Author_Institution :
Center for Reliable & High-Performance Computing, University of Illinois, Urbana, IL
fYear :
1994
fDate :
6-10 June 1994
Firstpage :
698
Lastpage :
704
Abstract :
Test generation using deterministic fault-oriented algorithms is highly complex and time-consuming. New approaches are needed to augment the existing techniques, both to reduce execution time and to improve fault coverage. In this work, we describe a genetic algorithm (GA) framework for sequential circuit test generation. The GA evolves candidate test vectors and sequences, using a fault simulator to compute the fitness of each candidate test. Various GA parameters are studied, including alphabet size, fitness function, generation gap, population size, and mutation rate, as well as selection and crossover schemes. High fault coverages were obtained for most of the ISCAS89 sequential benchmark circuits, and execution times were significantly lower than in a deterministic test generator in most cases.
Keywords :
Benchmark testing; Circuit faults; Circuit simulation; Circuit testing; Forward contracts; Genetic algorithms; Logic testing; Sequential analysis; Sequential circuits; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1994. 31st Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-653-0
Type :
conf
DOI :
10.1109/DAC.1994.204191
Filename :
1600464
Link To Document :
بازگشت