Title :
ATM switching based on deflection routing
Author :
Pattavina, Achille
Author_Institution :
Dept. of Electron. & Inf., Politecnico di Milano, Italy
Abstract :
ATM switch architectures based on deflection routing are examined and compared with regards to their internal operations. Their common feature is the availability of multiple I/O paths through a multistage unbuffered interconnection network where conflicts for the same internal link are dealt with, stage by stage, by deflecting the packets onto the wrong path. The main engineering parameter of the architecture, that is the number of network stages that provides a given packet loss performance, is studied. In particular it is found that basically all the examined architectures have a complexity on the order of Nlog2N in the range of switch sizes of usual interest. Furthermore it has been possible to rank the architectures with comparable complexity based on the loss performance they provide.
Keywords :
asynchronous transfer mode; multistage interconnection networks; packet switching; switching networks; telecommunication network routing; telecommunication traffic; ATM switch architectures; ATM switching; architecture complexity; deflection routing; engineering parameter; internal operations; multiple I/O paths; multistage unbuffered interconnection network; network stages; packet loss performance; switch sizes; traffic performance; Asynchronous transfer mode; Bridges; Fabrics; Multiprocessor interconnection networks; Packet switching; Performance loss; Proposals; Routing; Switches;
Conference_Titel :
Computers and Communications, 1995. Proceedings., IEEE Symposium on
Conference_Location :
Alexandria, Egypt
Print_ISBN :
0-8186-7075-4
DOI :
10.1109/SCAC.1995.523653