Title :
CMOS latch metastability characterization at the 65-nm-technology node
Author :
Bhushan, Manjul ; Ketchen, Mark B. ; Das, Koushik K.
Author_Institution :
IBM Syst. & Technol. Group, Hopewell Junction, NY
Abstract :
A new test structure utilizing a differential technique for measuring CMOS latch delay with sub-ps time resolution is described. The latch delay and error count in the metastability region are measured as a function of clock-data delay which can be incremented in 0.1 ps steps. This compact test structure is configured to be placed in the scribe line for characterizing different latch designs and correlating their behavior with model predictions.
Keywords :
CMOS integrated circuits; flip-flops; CMOS latch delay; CMOS latch metastability characterization; clock data delay; complementary metal-oxide-semiconductor; latch design; model prediction; size 65 nm; Metastasis; Microelectronics; Testing;
Conference_Titel :
Microelectronic Test Structures, 2008. ICMTS 2008. IEEE International Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-1800-8
Electronic_ISBN :
978-1-4244-1801-5
DOI :
10.1109/ICMTS.2008.4509330