DocumentCode :
3340858
Title :
A novel biasing technique for addressable parametric arrays
Author :
Smith, Brad ; Annamalai, Uma ; Arriordaz, Alexandre ; Kolagunta, V. ; Schmidt, Jeff ; Shroff, Mehul
Author_Institution :
Freescale Semicond., Austin, TX
fYear :
2008
fDate :
24-27 March 2008
Firstpage :
166
Lastpage :
171
Abstract :
Addressable arrays that use switches to isolate the devices being tested are limited in size and utility by the parasitic leakage caused by those switches. A new biasing technique that removes the drain-source bias from these switches has been studied to address this problem. Simulations performed in a 90 nm low-power technology predicted more than a two-decade drop in parasitic leakage of the array. Experiment data performed on a 90 nm technology confirmed this improvement.
Keywords :
low-power electronics; switching circuits; addressable parametric arrays; biasing technique; drain-source bias; low-power technology; parasitic leakage; size 90 nm; switches; Microelectronics; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 2008. ICMTS 2008. IEEE International Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-1800-8
Electronic_ISBN :
978-1-4244-1801-5
Type :
conf
DOI :
10.1109/ICMTS.2008.4509333
Filename :
4509333
Link To Document :
بازگشت