DocumentCode :
3344020
Title :
An Area-Efficient Reed-Solomon Decoder for HDTV Channel Demodulation
Author :
Guo, Yan Fei ; Li, Zhan Cai ; Wang, Qin
Author_Institution :
Inf. Eng. Sch., Univ. of Sci. & Technol. Beijing
fYear :
2006
fDate :
Aug. 2006
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, an area-efficient pipelined very large scale integration (VLSI) architecture is proposed for Reed-Solomon (RS) decoding. The proposed architecture is exploited based on the features of vector operations of the decoding algorithm. By pipelining and folding, the proposed architecture can improve the reuse rate of the main computation unit, reduce the hardware complexity and delete the redundant circuits. Synthesized by the Cadence Ambittrade tool using the TSMC 0.25 mum standard cell library, the implemented RS decoder consists of about 27,000 gates, which is about 39% smaller than the same kind of conventional ones. It has been integrated in a channel demodulation chip for high-definition television (HDTV) and has been tested successfully in practice
Keywords :
Reed-Solomon codes; VLSI; circuit CAD; demodulation; high definition television; pipeline processing; 0.25 micron; Cadence Ambit; HDTV channel demodulation; TSMC standard cell library; VLSI architecture; area-efficient Reed-Solomon decoder; area-efficient pipelined very large scale integration; channel demodulation chip; high-definition television; Computer architecture; Decoding; Demodulation; HDTV; Hardware; Integrated circuit synthesis; Libraries; Pipeline processing; Reed-Solomon codes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mechatronic and Embedded Systems and Applications, Proceedings of the 2nd IEEE/ASME International Conference on
Conference_Location :
Beijing
Print_ISBN :
0-7803-9721-5
Type :
conf
DOI :
10.1109/MESA.2006.297007
Filename :
4077834
Link To Document :
بازگشت