DocumentCode :
3344137
Title :
Configuring multiple boundary scan chains for board testing
Author :
Choi, Yoon-Hwa ; Kim, Chul ; Jung, Edward
Author_Institution :
Dept. of Comput. Eng., Hong Ik Univ., Seoul, South Korea
Volume :
3
fYear :
1995
fDate :
30 Apr-3 May 1995
Firstpage :
2128
Abstract :
In a board level design with boundary scans, each chip on a board can be tested by loading test vectors and collecting responses through a boundary scan chain. Since the boundary scan may serialize the test process, the overall test time can be reduced if multiple boundary scan chains are used. In that case the test time depends on how the boundary scan chips are connected into multiple chains. In this paper, we present a technique for configuring multiple boundary scan chains to minimize the test time for boundary scan chips on a board
Keywords :
automatic testing; boundary scan testing; integrated circuit testing; logic testing; IC testing; board level design; board testing; multiple boundary scan chains; overall test time; test application time; test vectors; Automatic control; Automation; Circuit testing; Coils; Degradation; Mouth; Petroleum; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-2570-2
Type :
conf
DOI :
10.1109/ISCAS.1995.523846
Filename :
523846
Link To Document :
بازگشت