DocumentCode
3344179
Title
Implementation of fixed DSP functions using the reduced coefficient multiplier
Author
Turner, R.H. ; Courtney, T. ; Woods, R.
Author_Institution
Sch. of Electr. & Electron. Eng., Queen´´s Univ., Belfast, UK
Volume
2
fYear
2001
fDate
2001
Firstpage
881
Abstract
Distributed arithmetic (DA) has been successfully applied to the design of area efficient multipliers on FPGAs for DSP applications. Whilst DA is efficient in applications where the coefficients are fixed, there is little option for applications with a limited range of coefficient values. This paper describes a technique for developing area efficient multipliers for a range of DSP applications that fall into this category. This is accomplished by employing multiplexers at no extra cost to increase the functionality of existing fixed coefficient multipliers. The technique has been applied to a DCT FPGA implementation where an area decrease of up to 50% and a speed increase of 33% was achieved over the conventional route
Keywords
digital signal processing chips; discrete cosine transforms; distributed arithmetic; field programmable gate arrays; multiplying circuits; DCT FPGA; DHT; DSP applications; FFT; area efficient multipliers; distributed arithmetic; fixed DSP functions; fixed coefficient multipliers; fixed point multipliers; multiplexers; poly-phase filtering; reduced coefficient multiplier; wavelet transforms; Arithmetic; Buildings; Circuits; Cost function; Design engineering; Digital signal processing; Discrete cosine transforms; Field programmable gate arrays; Multiplexing; Table lookup;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics, Speech, and Signal Processing, 2001. Proceedings. (ICASSP '01). 2001 IEEE International Conference on
Conference_Location
Salt Lake City, UT
ISSN
1520-6149
Print_ISBN
0-7803-7041-4
Type
conf
DOI
10.1109/ICASSP.2001.941056
Filename
941056
Link To Document