DocumentCode :
3344415
Title :
A Reconfigurable Hardware Interface for a Modern Computing System
Author :
Garcia, Philip ; Compton, Katherine
Author_Institution :
Univ. of Wisconsin-Madison, Madison
fYear :
2007
fDate :
23-25 April 2007
Firstpage :
73
Lastpage :
84
Abstract :
Reconfigurable hardware (RH) is used in an increasing variety of applications, many of which require support for features commonly found in general purpose systems. In this work we examine some of the challenges faced in integrating RH with general purpose processors and memory systems. We propose a new CPU-RH-memory interface that takes advantage of on-chip caches and uses virtual memory for communication. Additionally we describe the simulator model we developed to evaluate this new architecture. This work shows that an efficient interface can greatly accelerate RH applications, and provides a strong first step toward multiprocessor reconfigurable computing.
Keywords :
cache storage; computer interfaces; reconfigurable architectures; system-on-chip; virtual storage; CPU-RH-memory interface; general purpose processors; memory systems; modern computing system; multiprocessor reconfigurable computing; on-chip caches; reconfigurable hardware interface; virtual memory; Acceleration; Application software; Cellular phones; Computational modeling; Computer interfaces; Embedded computing; Embedded system; Hardware; Personal digital assistants; System software;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2007. FCCM 2007. 15th Annual IEEE Symposium on
Conference_Location :
Napa, CA
Print_ISBN :
978-0-7695-2940-0
Type :
conf
DOI :
10.1109/FCCM.2007.49
Filename :
4297245
Link To Document :
بازگشت