DocumentCode :
334520
Title :
Designing power bus decoupling for CMOS devices
Author :
Radu, S. ; DuBroff, R.E. ; Hubing, T.H. ; Van Doren, T.P.
Author_Institution :
Dept. of Electr. Eng., Missouri Univ., Rolla, MO, USA
Volume :
1
fYear :
1998
fDate :
24-28 Aug 1998
Firstpage :
375
Abstract :
The adequacy of the DC power bus decoupling for CMOS devices can be determined if the effective board decoupling capacitance, the CMOS load capacitance, the CMOS power dissipation capacitance, the switching time, and the allowable bus noise voltage are known. A simple method is presented for estimating the effective decoupling capacitance. The load and power dissipation capacitance values are shown analytically and experimentally to be closely related to the transient current. The transient current and switching time are used to estimate the transient noise voltage on the power bus
Keywords :
CMOS integrated circuits; capacitance; electromagnetic interference; parameter estimation; switching; transient analysis; CMOS devices; CMOS load capacitance; CMOS power dissipation capacitance; allowable bus noise voltage; conducted EMI; effective board decoupling capacitance; power bus decoupling design; radiated EMI; switching time; transient current; transient noise voltage estimation; Capacitance; Capacitors; Circuit noise; Electromagnetic compatibility; Frequency; Inductance; Integrated circuit noise; Power dissipation; Power system transients; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility, 1998. 1998 IEEE International Symposium on
Conference_Location :
Denver, CO
Print_ISBN :
0-7803-5015-4
Type :
conf
DOI :
10.1109/ISEMC.1998.750120
Filename :
750120
Link To Document :
بازگشت