Title :
Memory analysis and architecture for two-dimensional discrete wavelet transform
Author :
Huang, Chao-Tsung ; Tseng, Po-Chih ; Chen, Liang-Gee
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
The large amount of the frame memory access and the die area occupied by the embedded internal buffer are the most critical issues for the implementation of the two-dimensional discrete wavelet transform (2D DWT). The former may consume the most power and waste the system memory bandwidth. The latter may enlarge the chip size and also consume much power. We categorize and analyze the 2D DWT architectures by different external memory scan methods. Then the overlapped stripe-based scan method is proposed to provide an efficient and flexible implementation for 2D DWT. The implementation issues of the internal buffer are also discussed, including the lifting-based and convolution-based. Some real-life experiments are given to show that the performance of area and power for the internal buffer is highly related to memory technology and working frequency, instead of the required memory bits only.
Keywords :
buffer storage; digital signal processing chips; discrete wavelet transforms; embedded systems; memory architecture; power consumption; signal processing; 2D DWT architecture; DSP tool; chip size; die area; embedded internal buffer; external memory scan methods; frame memory access; memory analysis; memory architecture; memory technology; overlapped stripe-based scan method; power consumption; system memory bandwidth; two-dimensional discrete wavelet transform; working frequency; Bandwidth; Chaos; Computer buffers; Convolution; Design engineering; Digital signal processing; Discrete wavelet transforms; Memory architecture; Pixel; Wavelet analysis;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 2004. Proceedings. (ICASSP '04). IEEE International Conference on
Print_ISBN :
0-7803-8484-9
DOI :
10.1109/ICASSP.2004.1327035