Title :
The Exemplar Logic synthesis system: a logic synthesis tool for field programmable gate arrays
Author :
Ligthart, Michiel ; Ranauro, Ronald P.
Author_Institution :
Exemplar Logic Inc., Berkeley, CA, USA
Abstract :
High density programmable logic devices require dedicated synthesis algorithms to maximize the utilization of the device resources. The authors discuss the impact of device architectures on logic synthesis algorithms, and show how device specific optimization allows designers to design for multiple architectures from a common design description. The Exemplar Logic synthesis system combines industry standard design entry methods with architecture specific optimization algorithms. This power lets designers easily migrate PLD, FPGA, or ASIC designs to FPGAs or ASICs, and gives designers using top-down design techniques the flexibility to explore speed versus area tradeoffs between FPGAs and ASICs early in the design cycle
Keywords :
PLD programming; application specific integrated circuits; logic CAD; logic arrays; Exemplar Logic synthesis system; architecture specific optimization algorithms; common design description; dedicated synthesis algorithms; device specific optimization; field programmable gate arrays; high density programmable logic devices; impact of device architectures; industry standard design entry methods; logic synthesis algorithms; logic synthesis tool; multiple architectures; speed versus area tradeoffs; top-down design techniques; Algorithm design and analysis; Application specific integrated circuits; Design optimization; Field programmable gate arrays; Logic arrays; Logic design; Logic devices; Logic programming; Programmable logic arrays; Programmable logic devices;
Conference_Titel :
ASIC Conference and Exhibit, 1991. Proceedings., Fourth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-0101-3
DOI :
10.1109/ASIC.1991.242902