Abstract :
Reproducible back side sample preparation and failure analysis methods becomes increasingly important due to the increasing number of metal levels within semiconductor devices and the ongoing transition to new packages like flip-chip or lead-on-chip. Defects are often located in the lowest chip levels, which make front side electrical defect localization very difficult. Otherwise electrical defect localization in flip-chip and lead-on-chip devices is only possible from the die back side. We developed a failure analysis flow for these die types which contains back side and front side failure analysis methods, consisting of back side photoemission microscopy after bulk Si thinning and electrical recontacting of the die for electrical defect localization. From the type of stress test, test results and fault location, the defect type can often be deduced. With junction leakage, latch up or Al spiking, the die should be prepared for front side analysis, since during further back side preparation, the whole die active area is removed. Gate oxide defects, particles and interrupted conductive interconnects can be analyzed from both the front and back sides of the die. Due to die fragility after bulk Si thinning for electrical defect localization, defect preparation becomes much easier from the back side. After bulk Si removal, optical inspection is possible. Particles or, for example, damage caused by electrostatic overstress might be visible. Gate oxide defects are analyzable by SEM and interrupted conductive interconnects are detectable using passive voltage contrast or electrical probing with AFM
Keywords :
atomic force microscopy; dielectric thin films; electrostatic discharge; failure analysis; fault location; flip-chip devices; integrated circuit interconnections; integrated circuit metallisation; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; optical microscopy; photoemission; scanning electron microscopy; specimen preparation; surface contamination; AFM electrical probing; Al spiking; SEM; back side failure analysis methods; back side photoemission microscopy; back side preparation; bulk Si removal; bulk Si thinning; chip levels; defect location; defect preparation; defect type; die active area removal; die back side; die fragility; electrical defect localization; electrical recontacting; electrostatic overstress damage; failure analysis; failure analysis flow; failure analysis methods; fault location; flip-chip; front side analysis; front side failure analysis methods; gate oxide defects; interrupted conductive interconnects; junction leakage; latch up; lead-on-chip package; metal levels; optical inspection; packages; particle visibility; particles; passive voltage contrast; reproducible back side sample preparation; semiconductor devices; stress test; Atomic force microscopy; Failure analysis; Fault location; Lead compounds; Photoelectricity; Scanning electron microscopy; Semiconductor device packaging; Semiconductor devices; Stress; Testing;