Title :
The application of pattern correlation method between maps of failure bins and electrical parameters in fault isolation
Author :
Luo Chang Ping ; Ping, Neo Soh
Author_Institution :
Silicon Manuf. Partners Pte Ltd., Singapore
Abstract :
Normally, it is difficult to isolate and identify the root cause for sort failures, especially for functional failures. This problem is worst for the wafer foundry because of the limited information on the product from customer. Sort test failures are generally analysed by either a correlation study between yield and electrical test (ET) data on the ET structure in a scribe line or a fault isolation technique. The yield correlation method is not as efficient because of the complicated sort test, the limited electrical data (usually only a few sites for production wafers), and the variation of yield patterns and ET behaviour among wafers and lots. The fault isolation techniques may not be able to capture the failure defect, especially for functional failures. One of the major limitations for yield analysis is the irregular yield pattern and its variation among wafers and lots. An irregular yield pattern means a correspondingly similar irregular ET data pattern for those failure-related parameters. In other words, those failure-related ET parameters should have higher correlation with the yield map than the rest of parameters. Thus, based on the quantitative calculation of the correlation between the maps of failure bins and the ET parameters, those ET parameters with high correlation can be identified and reasonably believed to be failure-related. In this paper, the pattern correlation method is introduced and applied for a true case of functional failure with via issue
Keywords :
correlation methods; failure analysis; fault location; integrated circuit testing; integrated circuit yield; pattern matching; production testing; ET structure; correlation; electrical data; electrical parameters; electrical test data; failure bin; failure defect capture; fault isolation; fault isolation technique; functional failures; irregular yield pattern; pattern correlation method; root cause identification; sort failures; sort test; sort test failures; wafer foundry; yield analysis; yield correlation method; yield data; yield pattern variation; Correlation; Foundries; International collaboration; Isolation technology; Manufacturing industries; Pulp manufacturing; Semiconductor device manufacture; Silicon; Testing; Wood industry;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2001. IPFA 2001. Proceedings of the 2001 8th International Symposium on the
Print_ISBN :
0-7803-6675-1
DOI :
10.1109/IPFA.2001.941487