DocumentCode :
3350576
Title :
Power calculation for CMOS gate arrays
Author :
Eisenmann, Wolfgang ; Kohl, Michael
Author_Institution :
Motorola GmbH Germany, Munchen, Germany
fYear :
1991
fDate :
23-27 Sep 1991
Lastpage :
38353
Abstract :
This paper describes a new procedure to calculate the power consumption of VLSI CMOS Gate Arrays. The system is based on a pre-defined power model library describing the physical behavior of all macros in Motorola´s cell library in terms of power dissipation. The short circuit current of the complementary transistors is taken into account. For a specific design first the required circuit data are calculated and then the toggle frequencies for all macro instances are determined through logical simulation. Using this data the power calculator POWCAL derives the total power consumption of every instance and for the whole design automatically. The power can be calculated for Motorola´s HDCMOS and H4C technologies dependent on the supply voltage, the die temperature and the process
Keywords :
CMOS integrated circuits; VLSI; integrated logic circuits; logic CAD; logic arrays; short-circuit currents; CMOS gate arrays; H4C; HDCMOS; POWCAL; VLSI; die temperature; logical simulation; macros; power consumption; power dissipation; power model library; short circuit current; supply voltage; toggle frequencies; Circuit simulation; Energy consumption; Frequency; Libraries; Power dissipation; Power system modeling; Semiconductor device modeling; Short circuit currents; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1991. Proceedings., Fourth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-0101-3
Type :
conf
DOI :
10.1109/ASIC.1991.242910
Filename :
242910
Link To Document :
بازگشت