Title :
A methodology for programmable logic migration to ASICs including automatic scan chain insertion and ATPG
Author :
O´Connor, James T.
Author_Institution :
Texas Instruments Inc., Dallas, TX, USA
Abstract :
Describes a methodology to migrate field programmable logic (FPL) to a gate array or standard cell ASIC with automated schematic translation, functional verification, static timing analysis, and test program generation. The input to the migration flow is the FPL netlist. The translation software replaces existing flip-flops with equivalent scan flip-flops and connects a scan chain. Automatic test pattern generation (ATPG) software then produces high fault coverage test patterns. Timing reports and workstation schematics of the ASIC are available post migration for timing verification and device simulation before manufacturing. This methodology reduces the execution time for FPL migration from man-months to man-days
Keywords :
application specific integrated circuits; automatic testing; cellular arrays; logic arrays; logic testing; ASIC; ATPG; FPL netlist; automated schematic translation; automatic scan chain insertion; device simulation; equivalent scan flip-flops; execution time; fault coverage; field programmable logic; functional verification; gate array; programmable logic; scan chain; standard cell; static timing analysis; test program generation; timing reports; workstation schematics; Application specific integrated circuits; Automatic test pattern generation; Automatic testing; Field programmable gate arrays; Flip-flops; Logic testing; Programmable logic arrays; Programmable logic devices; Software testing; Timing;
Conference_Titel :
ASIC Conference and Exhibit, 1991. Proceedings., Fourth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-0101-3
DOI :
10.1109/ASIC.1991.242959