Title :
Multiplexed oversampling digitizer in 65 nm CMOS for column-parallel CCD readout
Author :
Grace, Carl R. ; Walder, Jean-Pierre ; Von der Lippe, Henrik
Author_Institution :
Lawrence Berkeley Nat. Lab., Berkeley, CA, USA
Abstract :
A digitizer designed to read out column-parallel charge-coupled devices (CCDs) used for high-speed X-ray imaging is presented. The digitizer is included as part of the High-Speed Image Preprocessor with Oversampling (HIPPO) integrated circuit. The digitizer module comprises a multiplexed, oversampling, 12-bit, 80 MS/s pipelined Analog-to-Digital Converter (ADC) and a bank of four fast-settling sample-and-hold amplifiers to instrument four analog channels. The ADC multiplexes and oversamples to reduce its area to allow integration that is pitch-matched to the columns of the CCD. Novel design techniques are used to enable oversampling and multiplexing with a reduced power penalty. The ADC exhibits 188 μV-rms noise which is less than 1 LSB at a 12-bit level. The prototype is implemented in a commercially available 65 nm CMOS process. The digitizer will lead to a proof-of-principle 2D 10 Gigapixel/s X-ray detector.
Keywords :
CMOS integrated circuits; X-ray detection; X-ray imaging; amplifiers; analogue-digital conversion; charge-coupled devices; nuclear electronics; readout electronics; CMOS process; HIPPO integrated circuit; analog-to-digital converter; charge-coupled device; column-parallel CCD readout; high-speed X-ray imaging; high-speed image preprocessor with oversampling; multiplexed oversampling digitizer; proof-of-principle 2D X-ray detector; sample-and-hold amplifier; size 65 nm; Application specific integrated circuits; CMOS integrated circuits; Clocks; Field programmable gate arrays; Generators; Multiplexing;
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2011 IEEE
Conference_Location :
Valencia
Print_ISBN :
978-1-4673-0118-3
DOI :
10.1109/NSSMIC.2011.6154344