• DocumentCode
    3353005
  • Title

    The ATLAS IBL BOC Demonstrator

  • Author

    Ancu, L. ; Falchieri, D. ; Dopke, J. ; Flick, T. ; Heim, T. ; Kugel, A. ; Neumann, M. ; Gabrielli, A. ; Grosse-Knetter, J. ; Joseph, J. ; Krieger, N. ; Olini, A.P. ; Morettini, P. ; Schneider, B. ; Schroer, N.

  • Author_Institution
    Bern Univ., Bern, Switzerland
  • fYear
    2011
  • fDate
    23-29 Oct. 2011
  • Firstpage
    2081
  • Lastpage
    2085
  • Abstract
    The Insertable-B-Layer (IBL) is a new pixel detector layer to be installed at the ATLAS experiment at the LHC, CERN in 2013. It will be integrated into the general pixel readout and software framework, hence the off-detector readout electronics has to support the new front-end electronics whilst maintaining a high degree of interoperability to the components of the existing system. The off-detector readout is realised using a number of VME card pairs ROD and BOC plus a VME crate controller and a custom timing distribution system. The main elements of the new BOC design comprise optical interfaces towards the detector, signal conditioning and data recovery logic. We present the demonstrator used to verify the design approach. The demonstrator is based on a XILINX SP605 FPGA evaluation board and uses a Microblaze processor inside the FPGA to provide easy and flexible access to all essential BOC functions and the corresponding emulator modules, which enable full test of the entire BOC functionality even without any external components. However, optical interfaces may be connected via a mezzanine card. We present the details of the emulation circuitries together with measurement results showing the operation of the BOC logic.
  • Keywords
    field programmable gate arrays; nuclear electronics; readout electronics; semiconductor counters; system buses; ATLAS IBL BOC demonstrator; ATLAS experiment; BOC functions; CERN; LHC; Microblaze processor; ROD; VME card pairs; VME crate controller; XILINX SP605 FPGA evaluation board; data recovery logic; emulator modules; front end electronics; general pixel readout framework; insertable B layer; interoperability; mezzanine card; off detector readout electronics; optical interfaces; pixel detector layer; signal conditioning; software framework; timing distribution system; Clocks; Large Hadron Collider; Data acquisition; Detectors; Field Programmable Gate Array;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2011 IEEE
  • Conference_Location
    Valencia
  • ISSN
    1082-3654
  • Print_ISBN
    978-1-4673-0118-3
  • Type

    conf

  • DOI
    10.1109/NSSMIC.2011.6154423
  • Filename
    6154423