DocumentCode :
3354691
Title :
Low-complexity polynomials modulo integer with linearly incremented variable
Author :
Salmela, Perttu ; Sorokin, Harri ; Takala, Jarmo
Author_Institution :
Dept. of Comput. Syst., Tampere Univ. of Technol., Tampere
fYear :
2008
fDate :
8-10 Oct. 2008
Firstpage :
251
Lastpage :
256
Abstract :
Computation of a polynomial function modulo integer with linearly incremented variable is required by certain number generators like, e.g., an interleaver of the turbo decoder in telecommunication field. In this paper, a systematic method for deriving hardware structures for such computation is proposed. The method is derived by recursively applying principles of simplifying modulo operations in a limited domain. With the aid of the proposed method, efficient hardware structures can be derived for any polynomials and significant savings can be obtained in the hardware complexity when compared to the straightforward modulo arithmetic. As a case study, the method is applied on the 3G long term evolution (LTE) interleaver.
Keywords :
3G mobile communication; polynomials; 3G long term evolution interleaver; hardware complexity; hardware structures; linearly incremented variable; low-complexity polynomials modulo integer; Arithmetic; Decoding; Hardware; Instruction sets; Interleaved codes; Long Term Evolution; Polynomials; Random number generation; Telecommunication computing; Turbo codes; 3G LTE; interleaver; modulo; polynomial;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2008. SiPS 2008. IEEE Workshop on
Conference_Location :
Washington, DC
ISSN :
1520-6130
Print_ISBN :
978-1-4244-2923-3
Electronic_ISBN :
1520-6130
Type :
conf
DOI :
10.1109/SIPS.2008.4671771
Filename :
4671771
Link To Document :
بازگشت