DocumentCode :
3354801
Title :
Optimal filtering algorithm implementation in FPGAs for the ATLAS TileCal Read-Out drivers
Author :
Moreno, P. ; Carrió, F. ; Castillo, V. ; Ferrer, A. ; Fiorini, L. ; González, V. ; Hernández, Y. ; Higón, E. ; Sanchis, E. ; Solans, C. ; Valero, A. ; Valls, J.
Author_Institution :
IFIC, Univ. de Valencia, Valencia, Spain
fYear :
2011
fDate :
23-29 Oct. 2011
Firstpage :
814
Lastpage :
818
Abstract :
TileCal is the hadronic calorimeter of the ATLAS experiment in the LHC (CERN). Its Read-Out Drivers (RODs) process, in real time, the digitized information coming from the front-end electronics and send it to the Read-Out System. Data processing in the ROD boards is performed in Processing Unit Mezzanine Cards that use commercial DSPs to run the Optimal Filtering (OF) algorithms. Present-day FPGAs contain dedicated hardware DSP blocks, giving the designers the possibility to implement these algorithms in a very efficient way while exploiting the flexibility that these devices provide. A prototype of a FPGA-based Processing Unit mezzanine card has been developed to perform studies about the implementation of the Optimal Filtering algorithm in a low cost FPGA. This prototype has been designed to be fully compatible with the present-system, but is also suitable for studying the possibilities of providing extended functionalities.
Keywords :
field programmable gate arrays; nuclear electronics; particle calorimetry; position sensitive particle detectors; ATLAS TileCal read-out drivers; ATLAS experiment; front-end electronics; hadronic calorimeter; optimal filtering algorithm; optimal filtering algorithms; processing unit mezzanine cards; read-out system; Routing; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2011 IEEE
Conference_Location :
Valencia
ISSN :
1082-3654
Print_ISBN :
978-1-4673-0118-3
Type :
conf
DOI :
10.1109/NSSMIC.2011.6154545
Filename :
6154545
Link To Document :
بازگشت