Title :
A dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phased-locked loop
Author :
Cheng, Kuo-Hsing ; Yang, Wei-Bin ; Kuo, Shu-Chang
Author_Institution :
Dept. of Electr. Eng., National Central Univ., Taoyuan, Taiwan
Abstract :
A dual-slope frequency detector and charge pump architecture to achieve fast locking of phased-locked loops is proposed and analyzed. The proposed topology is based on two tuning loops: a fine-tuning loop and a coarse-tuning loop. A course-tuning loop is used for fast convergence, and a fine-tuning loop is used to complete fine adjustments. The proposed PLL circuit is designed based on the TSMC 0.35 μm 1P4M CMOS process with a 3.3V supply voltage. HSPICE simulation shows that the lock time of the proposed PLL can be reduced over 82% in comparison to the conventional PLL. An experimental chip was implemented and measured. The measurements results show that the propose PLL has fast locking properties.
Keywords :
CMOS integrated circuits; integrated circuit design; phase detectors; phase locked loops; 0.35 micron; 1P4M CMOS process; 3.3 V; HSPICE simulation; PLL circuit; charge pump architecture; coarse-tuning loop; dual-slope phase frequency detector; fine-tuning loop; phased-locked loop; Charge pumps; Circuit optimization; Circuit topology; Convergence; Frequency locked loops; Phase detection; Phase frequency detector; Phase locked loops; Semiconductor device measurement; Tuning;
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
DOI :
10.1109/ISCAS.2004.1328310