• DocumentCode
    3358491
  • Title

    New 2-dimensional partial dynamic reconfiguration techniques for real-time adaptive microelectronic circuits

  • Author

    Hiibner, M. ; Schuck, C. ; Kiihnle, M. ; Becker, J.

  • Author_Institution
    Inst. fur Technik der Informationsverarbeitung, Karlsruhe Univ.
  • fYear
    2006
  • fDate
    2-3 March 2006
  • Abstract
    Short time-to-market pressure, high cost and risks and power consumption are keywords in development of microelectronic solutions for embedded systems as well as for universal and application tailored processor architectures. Modularity and flexibility while design-time, e.g. for system-on-chip (SoC) component design, is not sufficient if the possibility of run-time reconfiguration of novel architectures has to be considered. Here, exploitation of real-time and on-demand reconfiguration of silicon area personalized on suitable granularities demonstrates high situation adaptivity and perspectives for next generation microelectronics. This paper discusses our implemented, synthesized and tested on-demand and partial reconfiguration approaches for fine-grain (Xilinx Virtex FPGAs) data paths. This includes also very new dynamic and partial reconfiguration for 2D placement and routing adaptation for today´s fine-grain Xilinx FPGAs
  • Keywords
    embedded systems; field programmable gate arrays; logic design; reconfigurable architectures; 2D partial dynamic reconfiguration; 2D placement; 2D routing; Xilinx Virtex FPGA; dynamic online routing; embedded systems; processor architectures; real-time adaptive microelectronic circuits; run-time reconfiguration; Circuits; Costs; Embedded system; Energy consumption; Field programmable gate arrays; Microelectronics; Runtime; Silicon; System-on-a-chip; Time to market;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Emerging VLSI Technologies and Architectures, 2006. IEEE Computer Society Annual Symposium on
  • Conference_Location
    Karlsruhe
  • Print_ISBN
    0-7695-2533-4
  • Type

    conf

  • DOI
    10.1109/ISVLSI.2006.67
  • Filename
    1602424