DocumentCode :
3358522
Title :
QUKU: a two-level reconfigurable architecture
Author :
Shukla, S. ; Bergmann, N.W. ; Becker, J.
Author_Institution :
Queensland Univ., Brisbane, Qld.
fYear :
2006
fDate :
2-3 March 2006
Abstract :
FPGAs have been used for prototyping of ASICs, for low-volume ASIC replacement and for systems requiring in-field hardware upgrades. However, the potential to use dynamic reconfiguration to adapt FPGA operation to changing application requirements has been hampered by slow reconfiguration times, and poor CAD tool support. In this paper, a new architecture, QUKU (pronounced cuckoo), is described which uses a coarse-grained reconfigurable PE array (CGRA) overlaid on an FPGA. The low-speed reconfigurability of the FPGA is used to optimize the CGRA for different applications, while the high-speed CGRA reconfiguration is used within an application for operator re-use. An FIR filter kernel has been implemented on QUKU and is shown to have performance which bridges the gap between softcore CPUs and custom FPGA filter circuits
Keywords :
application specific integrated circuits; field programmable gate arrays; logic design; reconfigurable architectures; ASIC; CGRA reconfiguration; FIR filter kernel; FPGA; QUKU; coarse-grained reconfigurable PE array; two-level reconfigurable architecture; Application software; Application specific integrated circuits; Bandwidth; Bridge circuits; Field programmable gate arrays; Finite impulse response filter; Hardware; Microprocessors; Prototypes; Reconfigurable architectures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging VLSI Technologies and Architectures, 2006. IEEE Computer Society Annual Symposium on
Conference_Location :
Karlsruhe
Print_ISBN :
0-7695-2533-4
Type :
conf
DOI :
10.1109/ISVLSI.2006.76
Filename :
1602426
Link To Document :
بازگشت