• DocumentCode
    3359166
  • Title

    Power-oriented delay budgeting for combinational circuits

  • Author

    Jialin Mi ; Chunhong Chen

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Windsor Univ., Windsor, Ont.
  • fYear
    2006
  • fDate
    2-3 March 2006
  • Abstract
    In this paper, we propose an approach of providing the best power-delay tradeoff for combinational circuits. This is done by so-called power-oriented delay budgeting which is to combine the delay-budgeting technique with aggressive power optimization. We discuss the impacts that both discrete cell library and circuit topology may have on the potential power reduction. Experimental results show that up to 65% (an average of 35%) power savings can be achieved without any delay penalty
  • Keywords
    combinational circuits; delays; directed graphs; network topology; circuit topology; combinational circuits; delay-budgeting technique; discrete cell library; power optimization; power reduction; Circuit synthesis; Circuit topology; Combinational circuits; Costs; Delay systems; Digital systems; Energy consumption; Lagrangian functions; Software libraries; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Emerging VLSI Technologies and Architectures, 2006. IEEE Computer Society Annual Symposium on
  • Conference_Location
    Karlsruhe
  • Print_ISBN
    0-7695-2533-4
  • Type

    conf

  • DOI
    10.1109/ISVLSI.2006.74
  • Filename
    1602465