DocumentCode :
3359336
Title :
Variation aware placement for FPGAs
Author :
SRINIVASAN, SUDARSHAN ; Narayanan, Vijaykrishnan
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA
fYear :
2006
fDate :
2-3 March 2006
Abstract :
Impact of variations in different process parameters like, gate length, threshold voltage, oxide thickness etc. have been discussed in different components of digital circuits extensively in recent times. The various manufacturing effects on different process parameters have been demonstrated in Borkar et al., 2004 and Nassif, 2001. Degradation in the operating frequencies by nearly 2times and increase in leakage power consumption by a factor of 3, have been demonstrated in FPGAs in Yan et al., 2005. In this paper, we propose a variation aware placement scheme in FPGAs and demonstrate the effectiveness of the scheme on Xilinx FPGAs and regular island style FPGAs. Our approach provides leakage benefits close to 14% on an average over different benchmark designs
Keywords :
circuit layout; field programmable gate arrays; logic design; Xilinx FPGA; digital circuits; regular island style FPGA; variation aware placement; Algorithm design and analysis; Delay effects; Delay estimation; Energy consumption; Field programmable gate arrays; Frequency estimation; Multiplexing; Random access memory; Table lookup; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging VLSI Technologies and Architectures, 2006. IEEE Computer Society Annual Symposium on
Conference_Location :
Karlsruhe
Print_ISBN :
0-7695-2533-4
Type :
conf
DOI :
10.1109/ISVLSI.2006.92
Filename :
1602477
Link To Document :
بازگشت