DocumentCode :
3359457
Title :
A high-capacity broadband packet switch architecture based on multilink approach
Author :
Widjaja, I. ; Kim, H.S. ; Leon-Garcia, A.
Author_Institution :
Dept. of Electr. Eng., Toronto Univ., Ont., Canada
fYear :
1992
fDate :
11-14 Oct 1992
Firstpage :
154
Abstract :
The authors present a design for a broadband packet switch that uses multiple links in parallel to realize a high-speed channel. This implementation permits the switch to operate at the link rate, e.g. at 150 Mb/s, while having the ability to support a channel at higher rates, e.g. at 2.4 Gb/s. The main contribution of the design is that packet sequence on a channel is maintained even though packets are allowed to use any of the links belonging to the same channel. Besides allowing the switch to function at a slower rate than the transmission channel rate, the implementation of the multilinks benefits from statistical multiplexing gain
Keywords :
electronic switching systems; packet switching; 150 Mbit/s; 2.4 Gbit/s; broadband packet switch architecture; high capacity switch; high-speed channel; link rate; packet sequence; statistical multiplexing gain; transmission channel rate; Application software; Asynchronous transfer mode; Channel capacity; Computer architecture; Computer networks; Data engineering; Fabrics; Hardware; Packet switching; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Military Communications Conference, 1992. MILCOM '92, Conference Record. Communications - Fusing Command, Control and Intelligence., IEEE
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0585-X
Type :
conf
DOI :
10.1109/MILCOM.1992.244173
Filename :
244173
Link To Document :
بازگشت