• DocumentCode
    33599
  • Title

    Strategies to Accelerate Harmonic Minimization in Multilevel Inverters Using a Parallel Genetic Algorithm on Graphical Processing Unit

  • Author

    Roberge, Vincent ; Tarbouchi, M. ; Okou, Francis

  • Author_Institution
    Electr. & Comput. Eng. Dept., R. Mil. Coll. of Canada, Kingston, ON, Canada
  • Volume
    29
  • Issue
    10
  • fYear
    2014
  • fDate
    Oct. 2014
  • Firstpage
    5087
  • Lastpage
    5090
  • Abstract
    Multilevel inverters form a popular class of high-power inverters due to their high-voltage operation, high efficiency, low switching losses, and low electromagnetic interference. Metaheuristics, such as the genetic algorithm (GA), have been used with success to compute optimal switching angles for multilevel inverters with many dc sources while minimizing several harmonics. However, these methods are computationally demanding and cannot easily be used for real-time control. In this letter, a parallel implementation of the GA on graphical processing unit (GPU) is proposed in order to accelerate the computation of the optimal switching angles for multilevel inverters with varying dc sources. Four approaches to parallelize and speed up the computation of the total harmonic distortion are presented and compared. By exploiting the massively parallel architecture of GPUs, the computation of optimal angles is accelerated by a factor of 469× compared to a sequential execution on CPU. The proposed solution optimizes multilevel inverters with 100 variable dc sources while minimizing the first 100 harmonics in 164 ms.
  • Keywords
    genetic algorithms; graphics processing units; harmonics suppression; heuristic programming; invertors; mathematics computing; parallel algorithms; power engineering computing; CPU; GA; GPU; dc sources; graphical processing unit; harmonic minimization; high-power inverters; low electromagnetic interference; low switching losses; metaheuristics algorithm; multilevel inverters; optimal switching angles; parallel architecture; parallel genetic algorithm; real-time control; time 164 ms; total harmonic distortion; Genetic algorithms; Graphics processing units; Harmonic analysis; Inverters; Minimization; Modulation; Switches; Genetic algorithm (GA); graphical processing unit (GPU); multilevel inverter; parallel algorithm;
  • fLanguage
    English
  • Journal_Title
    Power Electronics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0885-8993
  • Type

    jour

  • DOI
    10.1109/TPEL.2014.2311737
  • Filename
    6766731