• DocumentCode
    3360046
  • Title

    Formal verification of synthesized analog designs

  • Author

    Ghosh, Abhijit ; Vemuri, Ranga

  • Author_Institution
    Cincinnati Univ., OH, USA
  • fYear
    1999
  • fDate
    1999
  • Firstpage
    40
  • Lastpage
    45
  • Abstract
    We present an approach for formal verification of the DC and low frequency behavior of synthesized analog designs containing linear components and components whose behavior can be represented by piecewise linear models. A formal model of the structural description of a synthesized design is extracted from the sized component netlist produced by the synthesis tool, in terms of characteristic behavior of the components and various voltage and current laws. For the implementation to be correct, it must imply a formal model extracted from a user given behavior specification. Circuit implementation and expected behavior are both modeled in the PVS higher-order logic proof checker as linear functions and the PVS decision procedures are used to prove the implication
  • Keywords
    analogue circuits; formal verification; high level synthesis; piecewise linear techniques; DC behavior; PVS decision procedures; PVS higher-order logic proof checker; behavior specification; characteristic behavior; circuit implementation; formal verification; linear components; low frequency behavior; piecewise linear models; sized component netlist; structural description; synthesized analog designs; Analog circuits; Circuit simulation; Circuit synthesis; Computational modeling; Formal verification; Frequency synthesizers; Logic circuits; Piecewise linear approximation; Piecewise linear techniques; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Design, 1999. (ICCD '99) International Conference on
  • Conference_Location
    Austin, TX
  • ISSN
    1063-6404
  • Print_ISBN
    0-7695-0406-X
  • Type

    conf

  • DOI
    10.1109/ICCD.1999.808362
  • Filename
    808362