DocumentCode :
3360736
Title :
An FPGA-based distributed IP watermarking method
Author :
Jing Long ; Jianbo Xu ; Wei Liang
Author_Institution :
Sch. of Comput. Sci. & Eng., Hunan Univ. of Sci. & Technol., Xiangtan, China
Volume :
4
fYear :
2011
fDate :
12-14 Aug. 2011
Firstpage :
1715
Lastpage :
1717
Abstract :
An FPGA (Field Programmable Gate Array) based distributed IP (Intellectual Property) watermarking method is presented for reusable IP protection. The signature is encrypted by the hash algorithm MD5, generating 128 bits digital digest. The digest is then transformed into watermark positions and watermark bits with high security. The watermark bits is finally embedded into the LUTs(Lookup Table) of FPGA design by identical logic configuration. The normal function of original design will not change and the actual embedded watermark is reduced drastically due to the transformation. The experimental results on Xilinx Virtex II Pro XC2VP4 FPGA show low resource and timing overhead and high security by comparing with other method.
Keywords :
field programmable gate arrays; industrial property; logic design; table lookup; watermarking; FPGA; distributed IP watermarking method; field programmable gate array; hash algorithm MD5; identical logic configuration; intellectual property; lookup table; reusable IP protection; timing overhead; Algorithm design and analysis; Field programmable gate arrays; IP networks; Table lookup; Timing; Watermarking; FPGA; IP watermarking; LUT; Reusable IP;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic and Mechanical Engineering and Information Technology (EMEIT), 2011 International Conference on
Conference_Location :
Harbin, Heilongjiang, China
Print_ISBN :
978-1-61284-087-1
Type :
conf
DOI :
10.1109/EMEIT.2011.6023433
Filename :
6023433
Link To Document :
بازگشت