DocumentCode :
3361098
Title :
A DSP with caches-a study of the GSM-EFR codec on the TI C6211
Author :
Jeremiassen, Tor
Author_Institution :
Lucent Technol., Bell Labs., NJ, USA
fYear :
1999
fDate :
1999
Firstpage :
138
Lastpage :
145
Abstract :
Texas Instruments has positioned the C6211 as the low cost member of its C62xx family of DSPs. The C6211 differs from the other devices in this family in that it has a new on-chip memory architecture that uses a two-level cache hierarchy, something not typically seen on a DSP. This paper presents results of a performance study of the TI C6211 running the GSM-EFR speech codec, an important benchmark application in digital cellular telephony. A detailed analysis of the cache performance shows that the caches, although small, are effective in maintaining good performance, even in a multi-programmed workload, where cache pollution affects the memory system performance
Keywords :
cache storage; digital signal processing chips; memory architecture; performance evaluation; DSP with caches; GSM-EFR codec; TI C6211; cache performance; memory system performance; on-chip memory architecture; performance study; two-level cache; Costs; Digital signal processing; Instruments; Laboratories; Memory architecture; Performance analysis; Pollution; Random access memory; Speech codecs; Telephony;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 1999. (ICCD '99) International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-0406-X
Type :
conf
DOI :
10.1109/ICCD.1999.808418
Filename :
808418
Link To Document :
بازگشت