DocumentCode :
3361134
Title :
A flexible decoder IC for WiMAX QC-LDPC codes
Author :
Kuo, Tzu-chieh ; Willson, Alan N., Jr.
Author_Institution :
Electr. Eng. Dept., Univ. of California, Los Angeles, CA
fYear :
2008
fDate :
21-24 Sept. 2008
Firstpage :
527
Lastpage :
530
Abstract :
A programmable and power-efficient decoder IC employing the layered-decoding message-passing algorithm and the low-complexity offset-based Min-Sum check algorithm for irregular QC-LDPC codes is presented. The iterative decoder can be reconfigured to decode all the QC-LDPC codes defined in the Mobile WiMAX standard. Specifically, the decoder achieves a throughput of 68 Mbps at a 100-MHz clock rate for the rate-1/2 length-2304 code with ten iterations, and occupies a core area of 3.4 mm2 in 0.18-mum CMOS technology and dissipates estimated 165 mW from a 1.8-V supply. It is 53% smaller, 86% lower in complexity, and has better energy efficiency than other published WiMAX LDPC decoder ASICs, to the best of our knowledge.
Keywords :
CMOS integrated circuits; WiMax; cyclic codes; iterative decoding; message passing; mobile radio; parity check codes; CMOS technology; iterative decoder; layered-decoding message-passing algorithm; low-complexity offset-based min-sum check algorithm; low-density parity-check codes; mobile WiMAX QC-LDPC codes; power-efficient decoder IC; programmable decoder IC; quasicyclic codes; CMOS technology; Clocks; Code standards; Computer architecture; Energy efficiency; Iterative algorithms; Iterative decoding; Parity check codes; Power dissipation; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
Type :
conf
DOI :
10.1109/CICC.2008.4672138
Filename :
4672138
Link To Document :
بازگشت