DocumentCode :
3361147
Title :
Minimizing the supply sensitivity of CMOS ring oscillator by jointly biasing the supply and control voltage
Author :
Hsieh, Ping-Hsuan ; Maxey, Jay ; Yang, Chih-Kong Ken
Author_Institution :
Univ. of California, Los Angeles, CA
fYear :
2008
fDate :
21-24 Sept. 2008
Firstpage :
531
Lastpage :
534
Abstract :
A method to minimize the supply sensitivity of a CMOS ring oscillator is proposed through joint biasing of the supply and the control voltage. The technique can supplement a number of common supply rejection techniques. The proposed CMOS ring oscillator is designed and implemented with a charge-pump based phase-locked loop in 65-nm technology to demonstrate the robustness against the supply fluctuation. Taking advantage of the negative static supply sensitivity of the ring oscillator with proper combination of the bias voltages, the rms jitter of the 4-GHz output clock is reduced from 10.66-ps to 5.04-ps while subject to switching noise with magnitude of 2.5% of the supply voltage at 150-MHz. Furthermore, more than 4.5times of reduction in the power consumption is achieved.
Keywords :
CMOS integrated circuits; charge pump circuits; oscillators; phase locked loops; CMOS ring oscillator; charge-pump based phase-locked loop; common supply rejection techniques; control voltage; frequency 150 MHz; frequency 4 GHz; size 65 nm; supply sensitivity; switching noise; CMOS technology; Charge pumps; Clocks; Fluctuations; Jitter; Noise robustness; Phase locked loops; Ring oscillators; Voltage control; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
Type :
conf
DOI :
10.1109/CICC.2008.4672139
Filename :
4672139
Link To Document :
بازگشت