DocumentCode :
3361614
Title :
A 5-Gb/s/pin transceiver for DDR memory interface with a crosstalk suppression scheme
Author :
Oh, Kwang-Il ; Kim, Lee-Sup ; Park, Kwang-Il ; Jun, Young-Hyun ; Kim, Kinam
Author_Institution :
Dept. of EECS, KAIST, Daejeon
fYear :
2008
fDate :
21-24 Sept. 2008
Firstpage :
639
Lastpage :
642
Abstract :
A 5-Gb/s/pin transceiver for DDR memory interface is proposed with a crosstalk suppression scheme. The proposed transceiver implements a staggered memory bus topology and a glitch canceller to suppress crosstalk-induced distortions in a memory channel. The transceiver is implemented using 0.18 mum CMOS process and operates at 5-Gb/s. The results demonstrate widened eye diagram and lower bit error rate. The eye width and height of the proposed scheme increases 28.3% and 11.1% compared to the conventional memory transceiver, respectively. The p-p jitter of output data is 52.82-ps.
Keywords :
CMOS memory circuits; DRAM chips; crosstalk; distortion; error statistics; interference suppression; jitter; printed circuits; transceivers; CMOS process; DDR memory interface; DRAM; PCB; bit error rate; bit rate 5 Gbit/s; crosstalk-induced distortion suppression scheme; glitch canceller; p-p jitter; size 0.18 mum; staggered memory bus topology; time 52.82 ps; transceivers; widened eye diagram; CMOS process; Circuit topology; Couplings; Crosstalk; Distortion; Graphics; Signal analysis; Timing; Transceivers; Transmission lines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2008. CICC 2008. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2018-6
Electronic_ISBN :
978-1-4244-2019-3
Type :
conf
DOI :
10.1109/CICC.2008.4672166
Filename :
4672166
Link To Document :
بازگشت