DocumentCode :
3361662
Title :
On the Design of Scalable Massively Parallel CRC Circuits
Author :
Septinus, Konstantin ; Le, Thuyen ; Mayer, Ulrich ; Pirsch, Peter
Author_Institution :
Inst. of Microelectron. Syst., Hannover
fYear :
2007
fDate :
11-14 Dec. 2007
Firstpage :
142
Lastpage :
145
Abstract :
This paper presents a scalable massively parallel CRC architecture for high-speed network processing. The proposed method considers wide data busses, which result in highest throughput. In addition, data streams are processed without interrupts. An investigated 65nm-ASIC implementation example for 32-bit CRC encoding operates on 58 GBps data streams at reasonable costs (0.036 mm2). The proposed method can be exploited furthermore in order to develop a configurable circuit for a group of generator polynomials, without the requirement of fully programmable architecture.
Keywords :
application specific integrated circuits; cyclic redundancy check codes; integrated circuit design; ASIC implementation; configurable circuit; data streams; high-speed network processing; parallel CRC circuits; programmable architecture; size 65 nm; Circuits; Costs; Cyclic redundancy check; Encoding; Hardware; High-speed networks; Microelectronics; Polynomials; Protocols; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
Type :
conf
DOI :
10.1109/ICECS.2007.4510950
Filename :
4510950
Link To Document :
بازگشت