Title :
High Performance 16K, 64K, 256K complex points VLSI Systolic FFT Architectures
Author :
Manolopoulos, K. ; Nakos, K. ; Reisis, D. ; Vlassopoulos, N. ; Chouliaras, V.A.
Author_Institution :
Univ. of Athens, Athens
Abstract :
Targeting to improving the efficiency of real-time Fourier Transform computations with large input data sets, this paper presents the design and the VLSI implementation of 16K, 64K and 265K complex points Fast Fourier Transform (FFT) systolic architectures. These organizations are deeply pipelined to maximize the operating frequency and follow the approach of decomposing the transforms into 64-point FFT computations to minimize the buffer size between consecutive stages. The resulting organizations achieve real time performance on testing and observation applications. They include simple processing elements and they are scalable with respect to the operating frequency and data width. Validation on FPGA showed operation at 250MHz and 125MHz for the 16K and the 64K architectures with throughput 1Gs/s and 500Ms/s respectively. The VLSI implementations of the proposed 16K, 64K and 265K architectures achieve post-route clock frequencies of 352, 256.5, and 188 MHz respectively and they can sustain throughputs of 1.4Gs/s, 1Gs/s and 188Ms/s.
Keywords :
VLSI; clocks; fast Fourier transforms; field programmable gate arrays; systolic arrays; FPGA; VLSI; fast Fourier transform systolic architectures; frequency 125 MHz; frequency 188 MHz; frequency 250 MHz; frequency 256.5 MHz; frequency 352 MHz; post-route clock frequencies; Application specific integrated circuits; Clocks; Computer architecture; Delay; Field programmable gate arrays; Fourier transforms; Frequency; Pipelines; Throughput; Very large scale integration;
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
DOI :
10.1109/ICECS.2007.4510951