DocumentCode :
3362409
Title :
Design of an 8-bit pipelined ADC with lower than 0.5 LSB DNL and INL without calibration
Author :
Eid, El-Sayed ; El-Dib, Hassan
fYear :
2009
fDate :
15-17 Nov. 2009
Firstpage :
1
Lastpage :
6
Abstract :
This paper describes the design of an 8-bit fully differential pipelined analog-to-digital converter (ADC). The design methodology employed in this work follows a technique of allocating appropriate error budgets to the various ADC errors such that the maximum differential nonlinearity (DNL) error is less than 0.5 least significant bits (LSB). Simulation results show that the ADC maximum DNL errors are +0.3/-0.45 LSB, and maximum integral nonlinearity (INL) errors are +0.3/-0.35 LSB. These low figures of nonlinearity errors are achieved without applying any calibration techniques. Simulation also shows an ADC power consumption of only 1.32 mW for a 1.2 V supply, an effective number of bits (ENOB) of 7.94 bits and a figure of merit (FOM) of 2.63 pJ. The pipelined ADC is designed in a 0.13 ¿m CMOS process, resulting in a very small active area of 161 ¿m × 139 ¿m.
Keywords :
analogue-digital conversion; integrated circuit layout; power consumption; 8-bit pipelined ADC; ADC power consumption; DNL; ENOB; FOM; INL; analog-to-digital converter; differential nonlinearity; effective number of bits; energy 2.63 pJ; figure of merit; integral nonlinearity; power 1.32 mW; voltage 1.2 V; Analog-digital conversion; Calibration; Capacitors; Circuits; Design engineering; Design methodology; Educational institutions; Energy consumption; Error correction; Signal processing; DNL; INL; Pipelined analog-to-digital converter (ADC); component; design methodology; low nonlinearity errors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Workshop (IDT), 2009 4th International
Conference_Location :
Riyadh
Print_ISBN :
978-1-4244-5748-9
Type :
conf
DOI :
10.1109/IDT.2009.5404126
Filename :
5404126
Link To Document :
بازگشت