DocumentCode :
3362621
Title :
A Phase Interpolator For Sub-1V And High Frequency For Clock And Data Recovery
Author :
Cheng, Kuo-Hsing ; Tseng, Pei-Kai ; Lo, Yu-Lung
Author_Institution :
Nat. Central Univ., Jhongli
fYear :
2007
fDate :
11-14 Dec. 2007
Firstpage :
363
Lastpage :
366
Abstract :
It is more complicated for high speed clock and data recovery (CDR) to achieve low bit error rate (BER). It requires the high speed and resolution interpolator with regard to phase interpolator (PI) type CDR. The proposed architecture provides a low voltage, especially for sub-1V and high speed with higher power efficiency, and applies for CDR in PCI-EXPRESS II. Compared to the conventional architecture, the phase error has been improved 55.5%, the frequency has upgraded 21%, and eventually the power efficiency of proposed work has been enhanced 30%. Therefore, the high resolutions of phase interpolator in the proposed architecture would be suitable for CDR.
Keywords :
error statistics; synchronisation; timing circuits; BER; bit error rate; clock-data recovery; phase interpolator; power efficiency; Bit error rate; Circuits; Clocks; Frequency; Jitter; Low voltage; Sampling methods; Switches; Tail; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
Type :
conf
DOI :
10.1109/ICECS.2007.4511005
Filename :
4511005
Link To Document :
بازگشت