Title :
A Scan Flip-Flop for Low-Power Scan Operation
Author :
Tsiatouhas, Yiorgos ; Arapoyanni, Angela ; Skias, Dionisis
Author_Institution :
Univ. of Ioannina, Ioannina
Abstract :
Power dissipation in digital systems may be significantly high during scan testing where a large portion of power is consumed in the combinational part. This paper presents a new scan Flip-Flop design to eliminate test power consumption in the combinational block during scan shifting by masking signal transitions at the combinational logic inputs. The new scheme achieves the same power reduction in the scan mode of operation as earlier approaches in the open literature, while it presents better propagation times, in the normal mode, and significantly lower silicon area overhead.
Keywords :
combinational circuits; flip-flops; logic design; combinational block; combinational logic inputs; digital systems; low-power scan operation; power dissipation; power reduction; scan flip-flop design; scan shifting; scan testing; signal transitions; test power consumption elimination; Flip-flops;
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
DOI :
10.1109/ICECS.2007.4511024