DocumentCode :
3363379
Title :
A Novel VLSI Divide and Conquer Array Architecture for Vector-Scalar Multiplication
Author :
Poonnen, Thomas ; Fam, Adly T.
Author_Institution :
State Univ. of New York at Buffalo, Buffalo
fYear :
2007
fDate :
May 30 2007-June 1 2007
Firstpage :
1
Lastpage :
4
Abstract :
A novel VLSI array architecture for vector-scalar multiplication is introduced. It is based on a parameterized divide and conquer algorithm that uses optimal partitioning and redundancy removal for simultaneous computation of partial sums. Two variations of the proposed Parameterized Vector-Scalar Multiplier Architecture (PVSMA), namely PVSMA-A and PVSMA-AT, are implemented and compared to the parallel implementation with carry-save array multipliers. PVSMA-A is optimized for area (A), and is shown to achieve significant area (A) savings at the cost of increased operational delay (T). PVSMA-AT is optimized for area-time product (AT), and is shown to achieve significant area-time product (AT) savings and a smaller operational delay (T) at the cost of smaller area (A) savings.
Keywords :
VLSI; divide and conquer methods; AT; PVSMA; Parameterized Vector-Scalar Multiplier Architecture; VLSI divide-and-conquer array architecture; area-time product savings; cost savings; optimal partitioning; redundancy removal; vector-scalar multiplication; Adaptive arrays; Area measurement; Computational complexity; Computer architecture; Cost function; Delay; Finite impulse response filter; Parallel architectures; Partitioning algorithms; Very large scale integration; array architecture; parameterized divide and conquer algorithm; vector-scalar multiplication; very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design and Technology, 2007. ICICDT '07. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
1-4244-0757-5
Electronic_ISBN :
1-4244-0757-5
Type :
conf
DOI :
10.1109/ICICDT.2007.4299540
Filename :
4299540
Link To Document :
بازگشت