DocumentCode :
3363440
Title :
FinFET SRAM Process Technology for hp32 nm node and beyond
Author :
Yagishita, Atsushi
Author_Institution :
Toshiba Corp. Semicond. Co., Yokohama
fYear :
2007
fDate :
May 30 2007-June 1 2007
Firstpage :
1
Lastpage :
4
Abstract :
Progresses in FinFET SRAM process technology are reviewed. The process technologies discussed in this paper are narrow and uniform fin formation, reduction of source/drain parasitic resistance, gate stack for threshold voltage control, integration scheme to build FinFET and planar FET on a wafer, and fin height tuning technique for beta-ratio control. These technologies are considered to enable the FinFET to become a prospective device for future SoC applications. Furthermore, FinFET future prospects are also presented.
Keywords :
MOSFET; SRAM chips; FinFET SRAM process technology; fin height tuning technique; gate stack; source/drain parasitic resistance; threshold voltage control; FETs; FinFETs; Fluctuations; Lithography; MOSFETs; Manufacturing processes; Random access memory; Semiconductor device manufacture; Threshold voltage; Voltage control; Deviation; Epi; FinFET; SRAM; Schottky;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design and Technology, 2007. ICICDT '07. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
1-4244-0757-5
Electronic_ISBN :
1-4244-0757-5
Type :
conf
DOI :
10.1109/ICICDT.2007.4299543
Filename :
4299543
Link To Document :
بازگشت