• DocumentCode
    3363504
  • Title

    High-Performance Device Optimization and Dual-VT Technology Options for DoubleGate FET

  • Author

    Bansal, Aditya ; Kim, Keunwoo ; Kim, Jae-Joon ; Mukhopadyay, Saibal ; Chuang, Ching-Te ; Roy, Kaushik

  • Author_Institution
    Purdue Univ., West Lafayette
  • fYear
    2007
  • fDate
    May 30 2007-June 1 2007
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    In this paper we explore the technology design space for sub-45nm double-gate devices. Device geometry is optimized to achieve minimum gate delay (CV/I) under a leakage constraint. We show that the constraint on silicon thickness (to control short-channel-effect) can be relaxed by optimizing gate sidewall offset spacers (to control source/drain extension). Further, to reduce active leakage power in high-performance circuits, we explore technology options for dualthreshold voltage device design. We compare the effectiveness of higher body doping and longer channel length to obtain high-VT devices, and propose high-VT devices using dual-spacer thicknesses to vary channel length instead of increasing drawn gate length. Results indicate that the dual-spacer technique yields device/circuit performance comparable to body doping, while offering the advantage of less process variability.
  • Keywords
    field effect transistors; active leakage power; doublegate FET; dual-spacer technique; dualthreshold voltage device; gate delay; gate sidewall offset spacers; high-performance device optimization; leakage constraint; Circuits; Constraint optimization; Delay; Doping; FETs; Geometry; Silicon; Space technology; Thickness control; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Integrated Circuit Design and Technology, 2007. ICICDT '07. IEEE International Conference on
  • Conference_Location
    Austin, TX
  • Print_ISBN
    1-4244-0757-5
  • Electronic_ISBN
    1-4244-0757-5
  • Type

    conf

  • DOI
    10.1109/ICICDT.2007.4299547
  • Filename
    4299547