Title :
An efficient functional coverage test for HDL descriptions at RTL
Author :
Liu, Chien-Nan Jimmy ; Jou, Jing-Yang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Until now, simulation has been the primary approach for the functional verification of register transfer level (RTL) circuit descriptions written in a hardware description language (HDL). A finite state machine (FSM) coverage test can find all the bugs in a FSM design. However, this is impractical for large designs because of the state explosion problem. In this paper, we modify the higher-level FSM models used in other applications to replace the FSM model in the FSM coverage test. The state transition graphs (STGs) can be significantly reduced in this model, so that the complexity of the test becomes acceptable even for large designs. This model can be easily extracted from the original HDL code automatically, with little computation overhead. Experimental results show that it is indeed a promising functional test for FSMs
Keywords :
finite state machines; formal verification; graph theory; hardware description languages; logic design; HDL descriptions; RTL circuit descriptions; computation overhead; finite state machine design bugs; functional coverage test; functional verification; hardware description language; high-level models; large designs; register transfer level; simulation; state explosion; state transition graphs; test complexity; Automata; Circuit simulation; Circuit testing; Computational modeling; Computer bugs; Councils; Counting circuits; Hardware design languages; Size control; Synthesizers;
Conference_Titel :
Computer Design, 1999. (ICCD '99) International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-7695-0406-X
DOI :
10.1109/ICCD.1999.808561